# Assignment: 02

Md. Sabbira Akon

22301242

Sec: 12

#### Ans to the Q.S No. 1

Multiplicand = 
$$(13)_{10} = (01101)_2$$
  
Multiplien =  $(17)_{10} = (10001)_2$ 

|           |              | _  |                 |
|-----------|--------------|----|-----------------|
| Itenation | Multiplicand |    | Product         |
| 0         | 01101        |    | 00000 10001     |
| - 1       | 01101        |    | 00110 11000     |
| 2         | 01101        | 23 | 00011 01100     |
| 3         | 01101        |    | 00001 10110     |
| 4         | 01101        |    | 00000 11011     |
| 5         | 01101        |    | 00110 11101     |
| 8 .       | ·            | /  | ar are original |

### Ams to the QS No. 2

378 / 148 8 1 1

Fr. D.) 1.

#### Ans to the QS NO. 3

e nailgibles

L. 11 . 0 . 041- 11-

a) 50.7869 +79,83 -29.58

(31) - la soulty History 50,7869 = 0.11001011001 × 26 (+)79.83 = 1.00111111010x26

= 10.000,01010011, x26

Now,

1,000001010011 X27 (29.58) H) 0.001110110010 x23 0.11001010001 X 23

b) 64.2486 × 49.1832

64.2486 = 1.00000000111 x 26 40.1832 = 1.1000100101X25 : (64.2486×49.1832) = 1.10001×211

Ans to the a.s. No. 4

28.4810 - (-4.0210)

= 28.4810+ 4.0210

28.4810 = 1.1100011111 724 4.0210 = 0.0100000001X24

\$ 1.00000 x25

.. actual exponent = 5 bias =  $2^{8-1}-1=127$ biased exp = 137

There is no underslow on overflow.

# Aus to the Q.S No.5

a) A bios is added to the actual exponent in the IEEE754 trepresentation to allow both positive and negative exponents to be trepresented as unigned integery. This simplifies hatdware implementation since unigned integers are easien to handle in binary. The bias ensures that the smallest possible exponent connesponds to 0, and the largest cornesponds to the maximum unsigned value.

b) Optimized multiplications, for example: Karratsuba method, treduces complexity from  $O(n^2)$  in traditional multiplication to  $O(n^{10}9_2^3)$  on  $O(n^{10}9_1)$ .

This improves speeds by minimizing operations and levenaging efficient problem decomposition.

## Ans to the as No. 6

1. fadd.s

-> fodd.s instruction pensonms single-precision floating point addition

-> Syntax: falls. fadd.s fz, f1, f2

-) This instruction adde two single-precision added two single-precision

- fades f3, f,,f2

2. - Sub. s

-> This instruction pensonns single praction sloading point subtraction

 $\rightarrow$  Syntam: f sub. s  $f_3$ , f,  $f_2$  dept snc1 snc2

JH substracts suc2 negister value from sources tregister value and then stone the negular of subs of fight, fr

-voitecitalum boss

3. fmul.s

-> This instruction pendoning single-priceision floating-point multiplication

-> syntap: -fmulis of finel snel enel



6. feq.d.

-> This instruction checks whether the two touble precision floating point values one equal on not.

-> syntax feq.d for dest, for such such

-> It companes the values between smell and snez, if its equal then stones I in the dest. -> feq.d x25, f2, f,

7. fle.d

This instruction checks whether one doubleequal to another double-precision number.

-> Syntan: fled N25, Incl snel snel

If smell megistens value is less than on equal to sne2 tregisters value than it stones 1

Jed bazsofi, f

8. 114.5 2001 2000 miles 2000

-> This instruction checks whether one single precision floating number is less than another single precision floorling number.

-> Syntax: fit.s nes she she she

-) If snel value is less than b snez than it Stones 1 in the dest.

>> flf.5 x2, f1, f2 His of the contract type a list Loutens out

Ans to the Q.S No. 2

down melious leni co soli

if a==d: a=f, jumpEqual b=f2

jump Not Equal

feq. d x25, f, f2 jump Equal bound Exit:

jumpNotEqual

beg to, xo, Exit.

# Ans to the Q. S No. 8



ALU op from control unit to pentons tasks such as add, sub.

a) No, the ALU control does not utilize Instruction bits 30 and 14-12 for the LD instruction. The LD instruction personns memory address calculation using addition, which is determined directly by the Alvop signal. Bits 30 and 14-12 are not trequired as they are relevant only for specifics R-type operations.

JemphiotEqual

b) The ALU control utilizes instrictions bit 30 and 14-12 for R-type instauction (add, sub, AND, on) I type instruction (SRAI), Branch instruction (Beg, Bne, Bilt, Bge). For R-type instruction, June 7 [30] use to differential between operation like sub and add. func3[14-12] use to specify the type of operation.

Dadd X21, X22, X23 → R-type

